LED драйвер питания 6C596 панели приборов Mercedes-Benz CLA I (C117, X117) Рестайлинг 2016-2019
Характеристики
Параметр | Значение |
---|---|
Артикул | 008937 |
Модель и марка | Mercedes-Benz CLA I (C117, X117) Рестайлинг 2016-2019 |
Количество на складе | уточняйте у менеджера |
Количество просмотров | 303 |
Описание
TPIC6C596 Power Logic 8-Bit Shift Register
В нашем интернет магазине Вы можете купить LED драйвер питания TPIC6C596 производства Texas Instruments (LED драйвер регистра сдвига) панели приборов Mercedes-Benz CLA I (C117, X117) Рестайлинг 2016-2019, а так же воспользоваться услугой по ремонту приборной панели Mercedes-Benz CLA I (C117, X117) Рестайлинг 2016-2019
Особенности:
Low RDS(on), 7 Ω (Typical)
• Avalanche Energy, 30 mJ
• Eight Power DMOS Transistor Outputs of 100-mA Continuous Current
• 250-mA Current Limit Capability
• ESD Protection, 2500 V
• Output Clamp Voltage, 33 V
• Enhanced Cascading for Multiple Stages
• All Registers Cleared With Single Input
• Low Power Consumption
Приложения:
• Instrumentation Clusters
• Tell-Tale Lamps
• LED Illumination and Controls
• Automotive Relay or Solenoids Drivers
Описание
The TPIC6C596 device is a monolithic, medium-voltage, low-current, 8-bit shift register designed for use in systems that require relatively moderate load power such as LEDs. The device contains a built-in voltage clamp on the outputs for inductive transient protection. Power driver applications include relays, solenoids, and other low-current or medium-voltage loads.
This device contains an 8-bit serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. Data transfers through both the shift and storage registers on the rising edge of the shift register clock (SRCK) and the register clock (RCK), respectively. The storage register transfers data to the output buffer when shift register clear (CLR) is high. When CLR is low, all registers in the device are cleared. When output enable (G) is held high, all data in the output buffers is held low and all drain outputs are off. When G is held low, data from the storage register is transparent to the output buffers. When data in the output buffers is low, the DMOS transistor outputs are off. When data is high, the DMOS transistor outputs have sink-current capability.
The serial output (SER OUT) is clocked out of the device on the falling edge of SRCK to provide additional hold time for cascaded applications. This will provide improved performance for applications where clock signals may be skewed, devices are not located near one another, or the system must tolerate electromagnetic interference.
Телефон для связи: +7 (966) 099-30-36
Наш адрес: Москва, ул. Алтуфьевское шоссе д. 31 стр. 1 (схема проездасхема проезда)